Skip to main content

Sr. Semiconductor Advanced Packaging Designer (Cadence Allegro)

Palm Bay, Floride

ID de l'offre 16822
Postuler Maintenant

L3Harris is dedicated to recruiting and developing diverse, high-performing talent who are passionate about what they do. Our employees are unified in a shared dedication to our customers’ mission and quest for professional growth. L3Harris provides an inclusive, engaging environment designed to empower employees and promote work-life success. Fundamental to our culture is an unwavering focus on values, dedication to our communities, and commitment to excellence in everything we do.

L3Harris Technologies is the Trusted Disruptor in the defense industry. With customers’ mission-critical needs always in mind, our employees deliver end-to-end technology solutions connecting the space, air, land, sea and cyber domains in the interest of national security.

Job Title: Sr. Semiconductor Advanced Packaging Designer (Cadence Allegro)

Job Code: 16822

Job Location:  Palm Bay, FL

Job Schedule: 9/80 (Every other Friday off!)

Relocation: Relocation assistance may be provided for qualified applicants

Job Description:

This role will require you to design complex die level component packages requiring knowledge of Silicon substrates, die stacking, TSVs and die attachment technologies. Designs will be captured using Cadence EDA tools including Advanced Package Designer (APD) and System Connectivity manager (SCM). Your primary responsibilities will require an understanding of advanced packaging technologies, packaging materials and material properties along with processes and an intimate knowledge of CAD SW and design verification tools. This position requires interface with the fabrication and assembly team with the opportunity to become more involved in these operations, designing interconnect test structures to enable chip-to-chip process development.

Essential Functions: 

  • Work closely with a small team to achieve and develop designs for multi die packages using Cadence APD (Advance Package designer 24.1) and Cadence SCM. Understand and apply design verification software (PVS, LVS), incorporate design data in a Wafer level design working with internal and external foundry engineers coordinating fabrication features such as targets, metallization plans and process flows.
  • Candidate will be responsible for creating and maintaining schematics (Cadence SCM) and design databases (Cadence APD)
  • Must be able to adapt to an evolving process and work closely with teammates providing up to date changes.
  • Position will require individual to interface with other team members on tool development and process flow; as well as designing test structures for process development and integration.
  • Manages complex interposer designs, works across multiple industry standard/non-standard die design CAD tools, develops processes, performs failure analysis investigations, RCCAs, and leads a team of designers.
  • Create design process control documentation and mentor/lead other personnel on design rules and processes.
  • Work with general oversight and lead technical team of up to 6 additional engineers and designers.
  • Domestic and International Travel Required up to 25% of time

Qualifications:

  • Bachelor’s Degree and a minimum of 9 years of prior relevant experience or Graduate Degree and a minimum of 7 years of prior related experience. In lieu of a degree, minimum of 13 years of prior related experience.
  • Ability to obtain a Top Secret/SCI U.S. government Security Clearance
  • Experience using Cadence Allegro Package Design suite
  • 5+ years experience with updating, operating, and designing with new semiconductor design CAD tools and processes
  • Prior or current experience documenting, communicating, and presenting technical topics/recommendations/issues/concerns to internal and external customers
  • Experience in advanced microelectronics packaging including through silicon vias, redistribution layers (RDL), chip stacking, and fan out

Preferred Additional Skills:

  • Active Top Secret/SCI clearance 
  • Ability to lead a design team, size 2-10 people.
  • Experience using Cadence APD (Advance Package designer 24.1) and Cadence SCM
  • Experience with silicon photonics
  • Autocad, L-Edit, Klayout, or equivalent 2D mask layout tool

Postuler Maintenant

Devenez membre de notre communauté de talents

Inscrivez-vous aux alertes-emploi et soyez le premier à être informé de nos postes vacants.

Sélectionnez une catégorie d’emploi ou un lieu d’implantation, puis cliquez sur « Ajouter » pour chaque recherche sauvegardée. Enfin, cliquez sur « S’inscrire » pour créer votre alerte-emplois.

Interessé(e) par

Télécharger le CV (facultatif)

En soumettant vos renseignements, vous reconnaissez avoir lu notre politique de confidentialité (ce contenu ouvre dans une nouvelle fenêtre) et vous consentez à recevoir des communications par courriel de la part de L3Harris Technologies.

Récompenses et reconnaissance

Indeed Better Work Awards - 2023
Fortune 2022 - World's Most Admired Companies
HRC
2022 Bloomberg Gender Reporting Framework
Top HBCU Supporters
CEO Action
Catalyst CEO
NSBE
Handshake Early Talent Award
WayUp 100 Top Internship Programs Award
2022 Readers Choice Top 50 Employers
2023 Best Employers for Veterans
2022 DEI Best Place to Work For Disability Inclusion
2022 Top 50 Employer Careers and the disABLED
Catalyst Logo
Americas Best Large Employers
Americas Greatest Workplaces 2023 Diversity
Yello + WayUp Top 100 Internship Programs 2024